

**UTC** UNISONIC TECHNOLOGIES CO., LTD

# **TL071**

# LINEAR INTEGRATED CIRCUIT

# LOW NOISE DUAL J-FET **OPERATIONAL AMPLIFIER**

#### DESCRIPTION

The UTC TL071 is a high speed J-FET input quad operational amplifier. It incorporates well matched, high voltage J-FET and bipolar transistors in a monolithic integrated circuit. The device features high slew rates, low input bias and offset current, and low offset voltage temperature coefficient.

### **FEATURES**

- \* Supply Voltage: ±3.0V ~ ±18V
- \* Supply Current: 1.4mA/amplifier (Typ.)
- \* Input Offset Voltage: 10mV (Max.)
- \* Slew Rate: 10V/µs (Typ.)

#### **ORDERING INFORMATION**

| Ordering Number |              | Deskews | De alvie e |  |
|-----------------|--------------|---------|------------|--|
| Lead Free       | Halogen Free | Раскаде | Packing    |  |
| TL071L-D08-T    | TL071G-D08-T | DIP-8   | Tube       |  |

| TI 071G-D08-T |                  |                                                 |
|---------------|------------------|-------------------------------------------------|
|               | (1)Packing Type  | (1) T: Tube                                     |
|               | (2)Package Type  | (2) D08: DIP-8                                  |
|               | (3)Green Package | (3) G: Halogen Free and Lead Free, L: Lead Free |
|               |                  |                                                 |

#### MARKING





# TL071

## PIN CONFIGURATION



## BLOCK DIAGRAM





### ■ ABSOLUTE MAXIMUM RATINGS (T<sub>A</sub>=25°C, unless otherwise specified)

| PARAMETER                           | SYMBOL           | RATINGS    | UNIT |
|-------------------------------------|------------------|------------|------|
| Supply Voltage (Note 2)             | V+ - V-          | ±18        | V    |
| Input Voltage (Note 3)              | V <sub>IN</sub>  | ±15        | V    |
| Differential Input Voltage (Note 4) | V <sub>ID</sub>  | ±30        | V    |
| Storage Temperature                 | T <sub>STG</sub> | -65 ~ +150 | °C   |

Notes: 1. Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

2. All voltage values, except differential voltage, are with respect to the zero reference level (ground) of the supply voltages where the zero reference level is the midpoint between V<sub>CC</sub>- and V<sub>CC</sub>+.

3. The magnitude of the input voltage must never exceed the magnitude of the supply voltage or 15 volts, whichever is less.

4. Differential voltages are at the non-inverting input terminal with respect to the inverting input terminal.

5. The output may be shorted to ground or to either supply. Temperature and/or supply voltages must be limited to ensure that the dissipation rating is not exceeded.

### ■ RECOMMENDED OPWRAING CONDITIONS

| PARAMETER                      | SYMBOL | RATING     | UNIT |
|--------------------------------|--------|------------|------|
| Operating Free-Air Temperature | Topr   | -40 ~ +125 | °C   |

### ■ ELECTRICAL CHARACTERISTICS (V<sup>±</sup>=±15V, T<sub>A</sub>=25°C, unless otherwise specified)

| PARAMETER                    | SYMBOL  | CONDITIONS                                                                                          | MIN | TYP   | MAX | UNIT        |
|------------------------------|---------|-----------------------------------------------------------------------------------------------------|-----|-------|-----|-------------|
| Supply Current               | la      | No load                                                                                             |     | 1.4   | 2.5 | mA          |
| Power Supply Rejection Ratio | PSRR    | R <sub>S</sub> =50Ω                                                                                 | 70  | 86    |     | dB          |
| Input Offset Voltage (Note1) | Vos     | $R_s=50\Omega$ , see Figure 3                                                                       |     | 3     | 10  | mV          |
| Input Offset Voltage Drift   | ΔVos/Δτ | $R_{S}$ =50 $\Omega$ , $T_{A}$ = -40°C to +125°C                                                    |     | 10    |     | µV/°C       |
| Input Bias Current (Note2)   | lв      |                                                                                                     |     | 20    | 200 | pА          |
| Input Offset Current (Note2) | los     |                                                                                                     |     | 5     | 100 | pА          |
| Common-Mode Voltage Range    | Vсм     |                                                                                                     | ±11 |       |     | V           |
| Common-Mode Rejection Ratio  | CMRR    | Rs =50Ω                                                                                             | 70  | 86    |     | dB          |
| Large Signal Voltage Gain    | Av      | R <sub>L</sub> =10kΩ, VOUT=±10V                                                                     | 88  | 106   |     | dB          |
| Output Voltage               | Vo      | R∟=2kΩ                                                                                              | ±10 | ±12   |     | V           |
|                              |         | R∟=10kΩ                                                                                             | ±12 | ±13.5 |     | V           |
| Short-Circuit Current        | lsc     |                                                                                                     | 10  | 40    | 60  | mA          |
| Slew Rate                    | SR      | V <sub>IN</sub> =10V, R <sub>L</sub> =2kΩ, C <sub>L</sub> =100pF                                    | 6   | 10    |     | V/µs        |
| Gain Bandwidth Product       | GBW     | R∟=10kΩ, C∟=100pF                                                                                   | 2.5 | 4     |     | MHz         |
| Phase Margin                 | ФМ      |                                                                                                     |     | 45    |     | Degree<br>s |
| Voltage Noise Density        | en      | Rs=100Ω, f=1KHz                                                                                     |     | 15    |     | nV/<br>√Hz  |
| Total Harmonic Distortion    | THD     | G <sub>V</sub> =20dB, f=1kHz, R <sub>L</sub> =2kΩ,<br>C <sub>L</sub> =100pF, V <sub>OUT</sub> =2Vpp |     | 0.01  |     | %           |

Notes: 1. Input offset voltage measurements are according Figure 3, use external resistors to balance the resistance values from V<sup>-</sup> to Pin OFFSET N1 and Pin OFFSET N2 then measure.

2. The Input bias currents are junction leakage currents, which approximately double for every 10°C increase in the junction temperature.



# TL071

## PARAMETER MEASUREMENT INFORMATION





Figure 1. Voltage Follower





Figure 3. Input Offset Voltage Null Circuit



Large Signal Voltage Gain vs.

Temperature

V<sup>±</sup>=±15V



## **TYPICAL CHARACTERISTICS**



140



UTC assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all UTC products described or contained herein. UTC products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. UTC reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

